### **General Information**

Model 71865 is a member of the Jade<sup>™</sup> family of high-performance XMC modules. The Jade architecture embodies a new streamlined approach to FPGA-based boards, simplifying the design to reduce power and cost, while still providing some of the highest-performance FPGA resources available today. Designed to work with Pentek's new Navigator<sup>™</sup> Board Support package, the combination of Jade and Navigator offers users an efficient path to developing and deploying FPGA-based data acquisition and processing applications.

The 71865 is a two-channel data converter with a total of 766 programmable DDCs (digital downconverters). It is suitable for connection to HF or IF ports of a communications or radar system. Its built-in data capture feature offers an ideal turnkey solution for extremely high-channel-count systems.

It includes two A/Ds, a complete multiboard clock and sync section, eight banks of channelizer-based DDCs and resampling filters. The PCIe Gen.3 x8 interface is capable of sustained data transfers to system memory of over 6 GB/sec.

### **The Jade Architecture**

Evolved from the proven designs of the Pentek Cobalt and Onyx families, Jade raises the processing performance with the new flagship family of Kintex UltraScale FPGAs from Xilinx. As the central feature of the board architecture, the FPGA has access to all data and control paths, enabling factoryinstalled functions including data multiplexing, channel selection, data packing, gating, triggering and memory control. The Jade architecture organizes the FPGA as a container for data-processing applications where each function exists as an intellectual property (IP) module.

Each member of the Jade family is delivered with factory-installed applications ideally matched to the board's analog interfaces. The 71865 factory-installed functions include two A/D acquisition IP modules for simplifying data capture and transfer.

Each acquisition IP module contains a powerful, programmable DDC IP core and a controller for all data clocking, triggering, and synchronization functions.

From each of the two acquisition modules, A/D sample data flows into identical IP modules consisting of banks of wideband and narrowband DDCs. Finally, data is delivered to four DMA controllers and then to the PCIe Gen. 3 x8 interface.

These complete the factory-installed functions and enable the 71865 to operate as a complete turnkey solution for many applications, thereby saving the cost and time of custom IP development.

### Xilinx Kintex UltraScale FPGA

The Kintex UltraScale KU035 FPGA handles all of the control, timing, data formatting, and DSP operations for the channelized DDCs and is highly optimized to maximize resource utilization and reduce power dissipation. Because of its extremely advanced FPGA design, no Navigator FDK is offered for the 71865 for customers to modify the FPGA IP.





 Complete software radio receiver solution for extremely high-channelcount applications

**LIADE** 

NAVIGAT

Board Support Package

- Uses Xilinx Kintex Ultra-Scale KU035 FPGA
- Two 200 MHz 16-bit A/Ds
- Four wideband DDCs (digital downconverters)
- Up to 762 narrowband DDCs
- Sample clock generation and synchronization to an external system reference
- PCI Express (Gen. 1, 2 & 3) interface up to x8
- VITA 42.0 XMC compatible with switched fabric interfaces
- Ruggedized and conductioncooled versions available



Pentek, Inc. One Park Way 

Upper Saddle River 
New Jersey 07458
Tel: 201·818·5900 

Fax: 201·818·5904 

Email: info@pentek.com



#### A/D Acquisition IP Modules

The 71865 features two A/D Acquisition IP Modules for easily capturing and moving data.

Each IP module has an associated DMA engine for easily moving DDC data through the PCIe interface. These powerful linked-list DMA engines are capable of a unique Acquisition Gate Driven mode. In this mode, the length of a transfer performed by a link definition need not be known prior to data acquisition; rather, it is governed by the length of the acquisition gate.

For each transfer, the DMA engine can automatically construct metadata packets containing A/D channel ID, a sample-accurate time stamp and data length information. These actions simplify the host processor's job of identifying and executing on the data.

#### **DDC Resources**

Samples from the two A/D converters flow into two identical blocks, each containing one bank of two wideband DDCs and three banks of narrowband DDCs, as shown in the block diagram below. Wideband DDCs

The four wideband DDCs can be set for decimation values between 8 and 128 in steps of 4, providing usable output bandwidths from 1.25 MHz to 20 MHz for a sample rate,  $f_s$ , of 200 MHz. Because all four wideband DDCs within the 71865 feed the same DMA controller #1, all wideband DDCs must use the same decimation factor.

Each DDC delivers an output stream consisting of 16-bit I + 16-bit Q complex samples at a rate of  $f_s/N$ . Four samples, one from each of the wideband DDCs, are interleaved in the output stream.

All four wideband DDCs can be independently tuned across the range from 0 Hz to  $f_{e}$  with 32 bits of resolution.

#### Narrowband DDCs

Each of the six narrowband DDC banks can be configured to operate in three different modes, where each mode provides a different quantity of DDC channels and range of decimations.

These modes are summarized in the following table:

| Mode | Channels | Dec Range  | Steps |
|------|----------|------------|-------|
| 1    | 32       | 128 - 2048 | 64    |
| 2    | 64       | 256 - 4096 | 128   |
| 3    | 127      | 512 - 8192 | 256   |

All six narrowband DDC banks must operate in the same mode.

The 80% default filters deliver an output bandwidth of  $0.8*f_{/}$ /N, where N is the decimation setting. The rejection of adjacent-band components within the 80% output bandwidth is better than 100 dB.

Each DDC delivers an output stream at a rate of  $f_s/N$ , and is programmable for either 16-bit I + 16-bit Q, or 24-bit I + 24-bit Q complex samples. >



#### Narrowband DDCs (cont)

Because each pair of narrowband DDC banks feed a common DMA controller, the decimation setting for each DDC must be the same. Nevertheless, each pair can have a different decimation setting from the other pairs.

#### **Resampling Filters**

Three multiplexers allow outputs from each of the three narrowband DDC pairs to feed the associated DMA controller or feed the input of a resampling filter.

Each of the three resampling filters is an FIR lowpass filter that accepts DDC input samples at one sample rate and delivers output samples at another rate. Resampling filters are often used for better symbol recovery of signals using digital modulation schemes. The output rate is usually higher to create oversampling at a multiple of 2*x*, 4*x*, 8*x*, or 16*x* the symbol rate.

The resampling filter combines the operations of an FIR interpolation filter followed by a decimator. The overall resampling ratio is equal to the interpolation factor divided by the decimation factor, both of which are programmable parameters.

Note that each of the three resampling filters can be programmed independently. Some limitations on the DDC output data rates and subsequent resampling ratios may be imposed because of maximum PCIe transfer rates.

#### A/D Converters

The front end accepts two analog HF or IF inputs on front panel SSMC connectors with transformer-coupling into two Texas Instruments ADS5485 200 MHz, 16-bit A/D converters. The digital outputs are delivered into the Kintex UltraScale FPGA for signalprocessing or routing to other module resources.

#### **Clocking and Synchronization**

An internal timing bus provides all timing and synchronization required by the A/D converters. It includes a clock, two sync and two gate or trigger signals. An on-board clock generator receives an external sample clock from the front panel SSMC connector. This clock can be used directly by the A/D or divided by a built-in clock synthesizer circuit.

In an alternate mode, the sample clock can be sourced from an on-board programmable voltage-controlled crystal oscillator. In this mode, the front-panel SSMC connector can be used to provide a 10 MHz reference clock for synchronizing the internal oscillator. A front panel 26-pin LVPECL Clock/Sync connector allows multiple modules to be synchronized. In the slave mode, it accepts LVPECL inputs that drive the clock, sync and gate signals. In the master mode, the LVPECL bus can drive the timing signals for synchronizing multiple modules.

Multiple modules can be driven from the LVPECL bus master, supporting synchronous sampling and sync functions across all connected modules.

#### **PCI Express Interface**

The Model 71865 includes an industrystandard interface fully compliant with PCI Express Gen. 1, 2 and 3 bus specifications. Supporting PCIe links up to x8, the interface includes multiple DMA controllers for efficient transfers to and from the module.

#### **XMC Interface**

The Model 71865 complies with the VITA 42.0 XMC specification. The XMC connector provides a single PCIe Gen.3 x8 interface. The XMC mezzanine form factor allows the 71865 to be installed on a wide range of XMC carrier boards for open architecure standard form factor systems including PCIe, 3U and 6U VPX, 3U and 6U cPCI, and AMC. Pentek offers fully integrated configurations of these products, which can be found using the board selector tool on the Pentek website.

#### **Navigator BSP**

Pentek's Navigator BSP provides a full suite of high-level C-callable libraries that support all features of the 71865 and demonstrate all of its functional modes with examples. The software package includes complete source code allowing the user to modify and integrate this functionality into the end application.

Navigator BSP also includes an extremely useful Signal Viewer utility that allows developers to view digitized signals from the output samples of any DDC in time and frequency domain.

Navigator BSP is available in versions for either Windows or Linux operating systems. >



### SPARK Development Systems

The SPARK Development Systems are fully-integrated platforms for Pentek board-level products. They were created to save engineers and system integrators the time and expense associated with building and testing a development system. Each SPARK system is delivered with the Pentek board(s) and required software installed. The system is equipped with sufficient power and cooling to ensure optimum performance.

#### Narrowband Digital Downconverters **Quantity:** Six banks **DDC Bank Modes:** Mode 1: 32 DDCs, Dec = 128 to 2048, in steps of 64 Mode 2: 64 DDCs, Dec = 256 to 4096, steps of 128 Mode 3: 127 DDCs, Dec = 512 to 8192, steps of 256 LO Tuning Freq. Resolution: 32 bits, 0 to $f_{s}$ , with independent tuning for each channel LO SFDR: >120 dB Default Filter Set: 80% bandwidth, <0.3 dB passband ripple, >100 dB stopband attenuation Sample Clock Sources: On-board clock synthesizer

**Specifications** 

A/D Converters

Resolution: 16 bits

**LO SFDR:** >120 dB

stopband attenuation

**Ouantity:** Four

0 to  $f_{\rm s}$ 

360 degrees

Front Panel Analog Signal Inputs

Input Type: Transformer-coupled,

front panel female SSMC connectors

3 dB Passband: 300 kHz to 700 MHz

Type: Texas Instruments ADS5485

Wideband Digital Downconverters

4, common to all four DDCs

Sampling Rate: 10 MHz to 200 MHz

Decimation Range: 8 to 128 in steps of

LO Tuning Freq. Resolution: 32 bits,

Phase Offset Resolution: 32 bits, 0 to

FIR Filter: 24-bit coefficients, 24-bit output

width <0.3 dB passband ripple, >100 dB

FIR Filter Performance: 80% band-

Transformer Type: Coil Craft WBC4-6TLB

Full Scale Input: +8 dBm into 50 ohms

**Clock Synthesizer** Clock Source: Selectable from on-board programmable VCXO (10 to 810 MHz), front panel external clock or LVPECL timing bus Synchronization: VCXO can be locked to an external 4 to 180 MHz PLL system reference, typically 10 MHz Clock Dividers: External clock or VCXO can be divided by 1, 2, 4, 8, or 16 for the A/D clock **External Clock** Type: Front panel female SSMC connector, sine wave, 0 to +10 dBm, AC-coupled, 50 ohms, accepts 10 to 800 MHz divider input clock or PLL system reference Timing Bus: 26-pin connector LVPECL bus includes, clock/sync/gate/PPS inputs and outputs; TTL signal for gate/trigger and sync/PPS inputs **External Trigger Input** Type: Front panel female SSMC connector, LVTTL Function: Programmable functions include: trigger, gate, sync and PPS Field Programmable Gate Array Standard: Xilinx Kintex UltraScale XCKU035-2 **PCI-Express Interface** PCI Express Bus: Gen. 1, 2 or 3: x4 or x8 Environmental Standard: L0 (air cooled) **Operating Temp:** 0° to 50° C Storage Temp: -20° to 90° C Relative Humidity: 0 to 95%, noncondensing Option -702: L2 (air cooled) **Operating Temp:** –20° to 65° C Storage Temp: -40° to 100° C Relative Humidity: 0 to 95%, noncondensing Option -713: L3 (conduction cooled) **Operating Temp:**  $-40^{\circ}$  to  $70^{\circ}$  C Storage Temp: -50° to 100° C Relative Humidity: 0 to 95%, noncondensing

Size: XMC module 2.910 in x 5.870 in (74.00 mm x 149.00 mm) ►

## **Ordering Information**

| Model | Description             |
|-------|-------------------------|
| 71865 | 2-Channel 200 MHz A/D   |
|       | with 4 WB DDCs, 762 NB  |
|       | DDCs, Kintex UltraScale |
|       | FPGA - XMC              |

#### Options:

- 702 Air cooled, Level L2
- 713 Conduction cooled,
- Level L3

Contact Pentek for complete specifications of rugged and conduction-cooled versions



### A/D Performance

#### **Spurious Free Dynamic Range**



 $f_{in} = 70$  MHz,  $f_s = 200$  MHz, Internal Clock







 $f_{in Ch2} = 70 \text{ MHz}, f_s = 200 \text{ MHz}, Ch 1 \text{ shown}$ 



 $f_s = 200 \text{ MHz}$ , Internal Clock

#### **Two-Tone SFDR**









Pentek, Inc. One Park Way 
Upper Saddle River
New Jersey 07458
Tel: 201/818/5900
Fax: 201/818/5904
Email: info@pentek.com
www.pentek.com