# Model 7841-420 Installed Core





#### **Features**

- Complete software radio interface solution
- PCI Express 2.0 (Gen. 2) Interface up to x8 wide
- GateFlow Core 420, two high-performance wideband DDCs and interpolation filter, factory-installed
- Extended DDC decimation range of 2 to 1,048,576
- Extended DDC bandwidth range of 40 MHz to 76.3 Hz
- Extended DUC interpolation range of 2 to 32,768
- Extended DUC bandwidth range of 40 MHz to 2.44 kHz

# GateFlow Transceiver with Dual Wideband DDCs and Interpolation Filter - x8 PCIe

### **General Information**

Model 7841-420 is a software radio transceiver suitable for connection to HF or IF ports of a communications system. It features two A/D and two D/A converters This Model attaches directly to motherboards with half-length PCIe (PCI Express) interface slots for installation in various PCs, blade servers and computer systems.

The receiver section features two LTC2255 125 MHz 14-bit A/D converters and one TI GC4016 quad multiband digital downconverter. The digital outputs of the A/Ds are delivered to the Virtex-II Pro FPGA and to other board resources including the GC4016 which supports a decimation range from 32 to 16,384. For an A/D sample clock frequency of 100 MHz, the output bandwidth for each of the four channels ranges from 2.5 MHz down to 5 kHz. By combining two or four channels, decimations of 16 or 8 can be achieved for an output bandwidth of up to 5 or 10 MHz, respectively.

For applications that require even wider bandwidths, this board includes Pentek's GateFlow installed Core 420 high-performance wideband DDC, similar in functionality to the GC1012 but with enhanced performance, and an interpolation filter that extends the range of the DAC5686 D/A converter.

#### **Core 420 Wideband Downconverter**

Like the GC4016, the Core 420 downconverter translates any frequency band within the input bandwidth range down to zero frequency. A complex FIR low pass filter then removes any out of band frequency components. An output decimator and formatter deliver output data in either real or complex representation. An input gain block scales both I and Q data streams by a 16-bit gain term. The NCO provides over 118 dB spurious-free dynamic range (SFDR).

The mixer utilizes four 18x18-bit multipliers to handle the complex inputs from the NCO and the complex data input samples. The FIR filter is capable of storing and utilizing up to four independent sets of 18-bit coefficients for each decimation value. These coefficients are user-programmable using RAM structures within the FPGA.

Two identical Core 420 DDCs are factory installed in the FPGA. The decimation settings of 2, 4, 8, 16, 32, and 64 provide output bandwidths from 40 MHz down to 1.25 MHz for an A/D sampling rate of 100 MHz. It also delivers better stopband rejection than the GC4016 in combined channel modes.

A multiplexer in front of the Core 420 DDCs allows data to be sourced from either the A/D converters or from the output of the GC4016, extending the maximum cascaded decimation factor to 1,048,576.

## **Core 420 Interpolation Filter**

The interpolation filter included in the 420 Core, expands the interpolation factor from 2 to 32,768 programmable in steps of 2, and relieves the host processor from performing upsampling tasks. Including the DUC, the maximum interpolation factor is 32,768 which is comparable to the maximum decimation of the GC4016 narrowband DDC.

In addition to the Core 420, all the standard features of the Model 7841 are retained including D/A waveform generator mode, all data routing and formatting, and delay and transient capture memory.







Pentek, Inc. One Park Way Upper Saddle River New Jersey 07458 Tel: 201·818·5900 Fax: 201·818·5904 Email: info@pentek.com

# GateFlow Transceiver with Dual Wideband DDCs and Interpolation Filter - x8 PCIe

# Clocking and Synchronization

Two independent internal timing buses can provide either a single clock or two different clock rates for the input and output signals.

Each timing bus includes a clock, a sync, and a gate or trigger signal. Signals from either Timing Bus A or B can be selected as the timing source for the A/Ds, the downconverters, the upconverters and the D/As. Two external reference clocks are accepted, one for each timing bus and two internal clocks may be used for each timing bus.

Front panel 26-pin LVDS Clock/Sync connectors allow multiple boards to be synchronized. In the slave mode, they accept differential LVDS inputs that drive the clock, sync and gate signals for the two internal timing buses.

In the master mode, the LVDS bus can drive one or both sets of timing signals from the two internal timing buses for synchronizing multiple modules.

Up to seven slave 7841-420's can be driven from the LVDS bus master, supporting synchronous sampling and sync functions across all connected boards.

#### **Memory Resources**

Three independent banks of SDRAM are available. Built-in memory functions include an A/D data transient capture mode with pre- and post-triggering; a D/A waveform generator mode; and an A/D data delay mode for applications like tracking receivers. User-installed functions within the FPGA can take advantage of the SDRAM for many other purposes.

#### **PCI Express Interface**

The 7841-420 includes a multiple port, 48-lane Gen 2 PCIe switch with integrated SerDes. The switch provides x8 wide connection to the PCIe interface, allowing high-speed data transfers to and from the motherboard. Switch ports each include buffer memory to minimize bottlenecks, with a x4 connection provided to the 64-bit PCI interface.

## **Specifications**

#### **Analog Signal Inputs**

Input Type: Transformer-coupled, front panel female MMCX connectors Transformer Type: Coil Craft WBC1-1TLB Full Scale Input: +10 dBm into 50 ohms 3 dB Passband: 250 kHz to 300 MHz A/D Converters

- Type: Linear Technology LTC2255 Sampling Rate: 1 MHz to 125 MHz Internal Clock: Crystal oscillator A or B External Clock: 1 to 125 MHz Resolution: 14 bits
- Digital Downconverter Type: TI/Graychip GC4016 Decimation: 32 to 16,384; with channel combining mode: 8 or 16 Data Source: A/D, FPGA, or PCI interface Control Source: FPGA or PCI interface Output: Parallel complex data
- **Receiver Bypass Mode:** Data from the A/Ds can be written directly into the FPGAs at a rate equal to the A/D clock decimated by any integer between 1 and 4096
- Front Panel Analog Signal Outputs Output Type: Transformer-coupled, front panel female MMCX connectors Full Scale Output: +4 dBm into 50 ohms 3 dB Passband: 60 kHz to 300 MHz
- Digital Upconverter

Type: TI DAC5686 Input Bandwidth: 40 MHz, max. Output IF: DC to 160 MHz Output Signal: Analog, real or quadrature Sampling Rate: 320 MHz, max; 500 MHz max. with upconversion disabled Resolution: 16 bits

- Clock Sources: Selectable from onboard A or B crystal oscillators, external or LVDS clocks External Clocks
  - **Type:** Front panel female MMCX connector, sine wave, 0 to +10 dBm, AC- coupled, 50 ohms
- Sync/Gate Bus: 26-pin connector, dual clock/sync/gate input/output LVDS buses; one sync/gate input TTL signal
- Field Programmable Gate Array Type: Xilinx Virtex-II Pro XC2VP50 Memory
- **DDR SDRAM:** 512 MB in three banks **FLASH:** One bank of 16 MB
- PCI to PCIe Interface
  - PCI Bus: 64-bit, 66 MHz DMA: 9 channel demand-mode and chaining controller
  - **PCIe Interface:** Gen. 2, x8 width **PCIe Ports:** one x4 port to PCI bus,
- one x8 port to PCIe motherboard Environmental (Commercial version)
- **Operating Temp:** 0° to 50° C **Storage Temp:** –20° to 90° C **Relative Humidity:** 0 to 95%, non-cond. **Size:** Half-length PCIe, 4.38 in. x 6.6 in.

# Ordering Information

- Model Description
- 7841-420 GateFlow Transceiver with two Wideband DDCs and Interpolation Filter factory-installed - Halflength x8 PCIe

Contact Pentek for available options



# GateFlow Transceiver with Dual Wideband DDCs and **Interpolation Filter - x8 PCIe**

# **A/D Performance**



Input Frequency Response











f = 100 MHz, 32k point FFT, 8 averages





Phase Noise



 $f_{in} = 69 \text{ MHz}, f_s = 100 \text{ MHz}$ Phase Noise @ 100 kHz = -102 - 10\*log(610) = -129.8 dB/Hz



# **D/A Performance**



